Safe Operating Area (SOA) curves describe the range of voltage and current and the length of time under which a device may operate without failure. The SOA is an indicator of the device’s ability to transfer heat away from a resistive junction and, thus, is directly dependent on a device’s Thermal Resistance ($R_{\theta JC}$). The more efficient a device is at getting rid of generated heat, the lower $R_{\theta JC}$ and the better the SOA performance.

eGaN FETs from Efficient Power Conversion (EPC) exhibit a positive temperature coefficient across their entire operating range and can therefore be expected to operate with only voltage, current, and temperature limitations. This paper will then compare thermally derived calculations with measured results.

**History**

The Safe Operating Area of a power device describes its ability to handle voltage and current simultaneously while the gate voltage is at or just above threshold. Limits on SOA are typically twofold: the first being the device’s maximum junction temperature and the second is due to a negative temperature coefficient which causes current crowding. An example of this crowding is sometimes seen in the base emitter junction in bipolar junction transistors (known as second breakdown).

Early power MOSFETs had significantly lower current where the transfer characteristics’ temperature coefficient transitioned from negative to positive (zero-tempco point). Cell densities in today’s devices have increased which improve the device’s on-resistance ($R_{DS(ON)}$). Most datasheets for early MOSFETs showed the theoretical SOA, which was okay since the small area of negative temperature coefficient did not present an additional limitation to voltage, current and temperature. The modern MOSFET, however, has a significant area of negative temperature coefficient in its transfer characteristics curve with a high zero-tempco point. If this point is higher than the device’s operating current, the device will tend to “run-away” thermally at the higher SOA power conditions [1,2]. This thermal runaway condition is due to what has previously been labeled thermal focusing [3]. Therefore, the solution to improving SOA performance is operating the MOSFET above the zero-tempco point. While many manufacturers still show theoretical SOA, some are now quantifying their results with empirical data and displaying the limitations that this operating condition produces.

**EPC’s Gallium Nitride Solution to Improved SOA Performance**

SOA limitations on a manufacture’s data sheet are mathematically derived from a device’s Thermal Impedance ($Z_{\theta JC}$) curve. The prudent manufacture then modulates this ideal curve based upon laboratory testing. Figure 1 shows an example of EPC’s normalized transient thermal impedance $Z_{\theta JC}$ and Table 1 lists EPC part numbers and associated $R_{\theta JC}$.

Figure 2 represents the transfer characteristics of eGaN® FET Safe Operating Area

---

**Part Number** | $R_{\theta JC}$ °C/Watt
---

| EPC2001C | 1.0 |
| EPC2007C | 3.6 |
| EPC2010C | 1.1 |
| EPC2012C | 4.2 |
| EPC2015 | 2.1 |
| EPC2014C | 3.6 |
| EPC2019 | 2.7 |
| EPC8004 | 8.2 |

---

Table 1. EPC part numbers and associated $R_{\theta JC}$
the EPC2001 eGaN FET, a 100 V, 7 milliohm device, compared with the BSB056N10NN3 [4] power MOSFET from Infineon. What is immediately obvious is that the temperature coefficient of the eGaN FET is positive throughout its range of operation. This means that when the temperature of a localized region of the device increases, its current carrying capability is reduced causing the current to be dispersed to other areas of the die. This dispersion of the current equalizes the temperature of the die, and is known as “self-ballasting.” The power MOSFET, on the other hand, has a significant region of negative temperature coefficient operation (below 5.0 V on the gate) where there is no self-ballasting. Operation within this region creates localized hot spots within the die and, thus, limits the SOA capability of the die.

Figure 3 shows the safe operating area of the EPC2001 eGaN FET compared with the same MOSFET from Infineon (BSB056N10NN3). The EPC2001 eGaN FET boundaries of the SOA curve are 100 V (the absolute maximum drain to source voltage), and 100 A (the absolute maximum pulse current). Within these boundaries, the transistor can operate for a limited amount of time before its thermal limit is reached.

The top left portion of the graph cannot be reached because the $R_{\text{DS(ON)}}$ is too low to generate the voltage at the given current. Between the two boundary conditions exists a set of sloping lines that show SOA limitations as a function of a timed rectangular power pulse. The black lines are calculated constant power lines representing the energy it takes to raise the device junction temperature to the maximum rated junction temperature while maintaining a constant 25°C case temperature. These black lines typically have a slope of minus 1 (constant power: \( \log(I_{\text{DS}}) = \log(P_\text{on}) - \log(V_{\text{DS}}) \)) at $V_{\text{DS}} = (I_{\text{DS(continuous)}})(R_{\text{DS(ON)}})$.

While the positive temperature coefficient over the entire operating range of the EPC2001 eGaN FET leads us to believe that the theoretical thermal limits bound safe operation, due diligence for a young technology drives us to verify this condition empirically to ensure that other failure modes are not overlooked. Twenty-five units of EPC2001 were taken to catastrophic failure where each device was clamped to a water-cooled heat sink; the case temperature was maintained at $+25°C, ±2.5°C$. Referring to Figure 3:

1. The RED line shows failure data when the device was linearly biased under DC conditions.
2. The BLUE line shows failure data when the device was linearly biased for 100 milliseconds.
3. The GREEN line shows failure data when the device was linearly biased for 10 milliseconds.
Figure 4 through Figure 8 illustrate the SOA of other EPC part numbers, EPC2007, EPC2010, EPC2012, EPC2015, and EPC2014. All part numbers have been evaluated empirically for SOA failure. The colored lines (as defined above) represent actual device failures. As shown, the 10 millisecond, 100 millisecond and DC failures all occur at higher power levels than the published SOA conditions.

Conclusion
High electron densities and very low temperature coefficients give the eGaN FET major advantages over the power MOSFET needed for today’s high performance applications. High electron density yields superior $R_{DS(on)}$ while positive temperature coefficients inhibit hot spot generation within the die, resulting in superior Safe Operating Area capabilities. An additional benefit for eGaN FETs emerges when parallel devices are mounted onto a common heat sink. Due to their areas of positive temperature coefficient above the zero-tempco, they tend to current share, thus reducing the requirement for ballasting resistors.
References

[4] http://www.infineon.com/dgdl/BSB056N10NN3+G_Rev+2.5.pdf?folderid=db3a304313b8b5a60113cee8763b02d7&fileid=db3a30442e152e91012e390b9a631459