# **Evaluation System EPC9059 Quick Start Guide**

30 V Half-Bridge Parallel Evaluation For High Current Applications using EPC2100

November 2, 2015

Version 1.0



**QUICK START GUIDE EPC9059** 

### **DESCRIPTION**

The EPC9059 evaluation board features two 30 V EPC2100 eGaNICs (Enhancement-mode Gallium Nitride Integrated Circuits) operating in parallel with a single onboard gate drive to achieve higher output currents. The purpose of this evaluation board is to simplify the evaluation process of these monolithically integrated eGaN® FETs by including all the critical components on a single board that can be easily connected into any existing converter.

The EPC9059 evaluation board is 2" x 2" and contains two EPC2100 eGaN monolithic half bridge ICs in a half bridge configuration using the Texas Instruments LM5113 gate driver. The board also contains all critical components and layout for optimal switching performance. There are also various probe points to facilitate simple waveform measurement and efficiency calculation. A complete block diagram of the circuit is given in Figure 1.

For more information on the EPC2100 eGaNIC please refer to the datasheet available from EPC at www.epc-co.com. The datasheet should be read in conjunction with this guick start guide.

# **QUICK START PROCEDURE**

Evaluation board EPC9059 is easy to set up to evaluate the performance of two EPC2100 eGaN monolithic half bridge ICs operated in parallel. Refer to Figure 2 for proper connect and measurement setup and follow the procedure below:

- 1. With power off, connect the input power supply bus to  $+V_{IN}$  (J1, J2) and ground / return to  $-V_{IN}$  (J5, J6).
- 2. With power off, connect the switch node of the half bridge OUT (J3, J4) to your circuit as required (half bridge configuration). The EPC9059 features an optional buck converter configuration, as shown in figure 2, with unpopulated footprints for an output inductor and output capacitors.
- 3. With power off, connect the gate drive input to  $+V_{DD}$  (J13, Pin-1) and ground return to -V<sub>DD</sub> (J13, Pin-2).
- 4. With power off, connect the input PWM control signal to PWM (J11, Pin-1) and ground return to any of the remaining J11 pins.
- 5. Turn on the gate drive supply make sure the supply is between 7 V and 12 V range.
- 6. Turn on the controller / PWM input source.
- 7. Turn on the bus voltage to the required value (do not exceed the absolute maximum voltage) and probe switching node to see switching operation.
- 8. Once operational, adjust the PWM control, bus voltage, and load within the operating range and observe the output switching behavior, efficiency and other parameters.
- 9. For shutdown, please follow steps in reverse.

NOTE. When measuring the high frequency content switch node (OUT), care must be taken to avoid long ground leads. Measure the switch node (OUT) by placing the oscilloscope probe tip through the large via on the switch node (designed for this purpose) and grounding the probe directly across the GND terminals provided. See Figure 3 for proper scope probe technique.

Table 1: Performance Summary  $(T_A = 25^{\circ}C)$ 

| Symbol           | Parameter                                    | Conditions                                  | Min      | Max      | Units  |
|------------------|----------------------------------------------|---------------------------------------------|----------|----------|--------|
| $V_{DD}$         | Gate Drive Input Supply<br>Range             |                                             | 7        | 12       | V      |
| V <sub>IN</sub>  | Bus Input Voltage<br>Range (1)               |                                             |          | 20       | V      |
| I <sub>OUT</sub> | Switch Node Output<br>Current (2)            |                                             |          | 50       | А      |
| V <sub>PWM</sub> | PWM Logic Input<br>Voltage Threshold         | Input'High'<br>Input'Low'                   | 3.5<br>0 | 6<br>1.5 | V<br>V |
|                  | Minimum 'High' State<br>Input Pulse Width    | V <sub>PWM</sub> rise and fall time < 10 ns | 50       |          | ns     |
|                  | Minimum 'Low' State<br>Input Pulse Width (3) | V <sub>PWM</sub> rise and fall time < 10 ns | 200      |          | ns     |

- (1) Maximum input voltage depends on inductive loading, maximum switch node ringing must be kept under 30 V for EPC2100 eGaN monolithic half bridge IC.
- (2) Maximum current depends on die temperature actual maximum current with be subject to switching frequency, bus voltage and thermal cooling. EPC2100 eGaNIC intended for high step-down
- (3) Limited by time needed to 'refresh' high side bootstrap supply voltage.



Figure 1: Block Diagram of EPC9059 Evaluation Board

QUICK START GUIDE EPC9059



Figure 2: Proper Connection and Measurement Setup



Figure 3: Proper Measurement of Switch Node – V<sub>SW</sub>



Figure 4: Typical Waveform for  $V_{IN} = 12 \text{ V}$  to  $1 \text{ V}_{OUT}$ , 30 A (1 MHz) Buck Converter

For more information regarding the in-circuit performance of EPC eGaN FETs, please consult: D. Reusch and J. Glaser, DC-DC Converter Handbook, a supplement to GaN Transistors for Efficient Power Conversion, First Edition, Power Conversion Publications, 2015.

## THERMAL CONSIDERATIONS

The EPC9059 evaluation board showcases the EPC2100 eGaNIC. The EPC9059 is intended for bench evaluation with low ambient temperature and convection cooling. The addition of heat-sinking and forced air cooling can significantly increase the current rating of these devices, but care must be taken to not exceed the absolute maximum die temperature of 150° C.

NOTE. The EPC9059 evaluation board does not have any current or thermal protection on board.

For more information regarding the thermal performance of EPC eGaN FETs, please consult: D. Reusch and J. Glaser, DC-DC Converter Handbook, a supplement to GaN Transistors for Efficient Power Conversion, First Edition, Power Conversion Publications, 2015.

For support files including schematic, Bill of Materials (BOM), and gerber files please visit the EPC9059 landing page at: https://epc-co.com/epc/products/demo-boards/epc9059

# **For More Information:**

Please contact **info@epc-co.com** or your local sales representative

Visit our website:

www.epc-co.com

Sign-up to receive EPC updates at bit.ly/EPCupdates





EPC Products are distributed through Digi-Key. **www.digikey.com** 

### **Evaluation Board Notification**

The EPC9059 boards are intended for product evaluation purposes only and is not intended for commercial use. As an evaluation tool, it is not designed for compliance with the European Union directive on electromagnetic compatibility or any other such directives or regulations. As board builds are at times subject to product availability, it is possible that boards may contain components or assembly materials that are not RoHS compliant. Efficient Power Conversion Corporation (EPC) makes no guarantee that the purchased board is 100% RoHS compliant. No Licenses are implied or granted under any patent right or other intellectual property whatsoever. EPC assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or any other intellectual property rights of any kind.

EPC reserves the right at any time, without notice, to change said circuitry and specifications.