# EPC2071 – Enhancement Mode Power Transistor

# $V_{DS}$ , 100 V $R_{DS(on)}$ , 1.7 m $\Omega$ typical, 2.2 m $\Omega$ max I<sub>D</sub>, 64 A



Questions:

Ask a

**GaN Expert** 

Gallium Nitride's exceptionally high electron mobility and low temperature coefficient allows very low R<sub>DS(on)</sub>, while its lateral device structure and majority carrier diode provide exceptionally low Q<sub>G</sub> and zero Q<sub>RR</sub>. The end result is a device that can handle tasks where very high switching frequency, and low on-time are beneficial as well as those where on-state losses dominate.

#### **Application Notes:**

- Easy-to-use and reliable gate
- Gate Drive ON = 5–5.25 V typical, OFF = 0 V (negative voltage not needed)
- Recommended dead time (half bridge circuit) ≤ 30 ns for best efficiency
- Top of FET (back side) is electrically connected to source

|                     | Maximum Ratings                                               |            |      |  |  |  |  |
|---------------------|---------------------------------------------------------------|------------|------|--|--|--|--|
|                     | PARAMETER                                                     | VALUE      | UNIT |  |  |  |  |
| V <sub>DS</sub>     | Drain-to-Source Voltage (Continuous)                          | 100        | v    |  |  |  |  |
| V <sub>DS(tr)</sub> | Drain-to-Source Voltage (Repetitive Transient) <sup>(1)</sup> | 120        | V    |  |  |  |  |
|                     | Continuous (T <sub>A</sub> = 25°C)                            | 64         |      |  |  |  |  |
| I <sub>D</sub>      | Pulsed (25°C, $T_{PULSE} = 10 \ \mu s$ )                      | 467        | A    |  |  |  |  |
|                     | Pulsed (125°C, $T_{PULSE} = 10 \ \mu s$ )                     | 374        |      |  |  |  |  |
| V                   | Gate-to-Source Voltage                                        | 6          | v    |  |  |  |  |
| V <sub>GS</sub>     | Gate-to-Source Voltage                                        | -4         | v    |  |  |  |  |
| Tر                  | Operating Temperature                                         | -40 to 150 | °C   |  |  |  |  |
| T <sub>STG</sub>    | Storage Temperature                                           | -40 to 150 | ٢    |  |  |  |  |

<sup>(1)</sup> Pulsed repetitively, duty cycle factor ( $DC_{Factor}$ )  $\leq 1\%$ ;

See Figure 13 and Reliability Report Phase 16, Section 3.2.6

|                         | Thermal Characteristics                                                               |     |       |  |  |  |
|-------------------------|---------------------------------------------------------------------------------------|-----|-------|--|--|--|
|                         | PARAMETER                                                                             | ТҮР | UNIT  |  |  |  |
| R <sub>θJC</sub>        | Thermal Resistance, Junction-to-Case (Case TOP)                                       | 0.4 |       |  |  |  |
| R <sub>θJB</sub>        | R <sub>0JB</sub> Thermal Resistance, Junction-to-Board (Case BOTTOM)                  |     | °C/W  |  |  |  |
| $R_{\theta JA_{JEDEC}}$ | R <sub>0JA_JEDEC</sub> Thermal Resistance, Junction-to-Ambient (using JEDEC 51-2 PCB) |     | C/ VV |  |  |  |
| $R_{\theta JA\_EVB}$    | Thermal Resistance, Junction-to-Ambient (using EPC90146 EVB)                          | 31  |       |  |  |  |

| Static Characteristics ( $T_j = 25^{\circ}$ C unless otherwise stated) |                                             |                                                      |     |       |      |      |  |
|------------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------|-----|-------|------|------|--|
|                                                                        | PARAMETER                                   | TEST CONDITIONS                                      | MIN | TYP   | MAX  | UNIT |  |
| BV <sub>DSS</sub>                                                      | Drain-to-Source Voltage                     | $V_{GS} = 0 V, I_{D} = 0.15 mA$                      | 100 |       |      | V    |  |
| I <sub>DSS</sub>                                                       | Drain-Source Leakage                        | $V_{GS} = 0 V, V_{DS} = 80 V$                        |     | 0.001 | 0.12 |      |  |
| I <sub>GSS</sub>                                                       | Gate-to-Source Forward Leakage              | $V_{GS} = 5 V$                                       |     | 0.03  | 3.2  |      |  |
|                                                                        | Gate-to-Source Forward Leakage <sup>#</sup> | $V_{GS} = 5 V, T_J = 125^{\circ}C$                   |     | 0.3   | 7.1  | mA   |  |
|                                                                        | Gate-to-Source Reverse Leakage              | $V_{GS} = -4 V$                                      |     | 0.006 | 0.17 |      |  |
| V <sub>GS(TH)</sub>                                                    | Gate Threshold Voltage                      | $V_{DS} = V_{GS}, I_D = 13 \text{ mA}$               | 0.7 | 1.3   | 2.5  | V    |  |
| R <sub>DS(on)</sub>                                                    | Drain-Source On Resistance                  | $V_{GS} = 5 \text{ V}, \text{ I}_{D} = 30 \text{ A}$ |     | 1.7   | 2.2  | mΩ   |  |
| $V_{SD}$                                                               | Source-Drain Forward Voltage <sup>#</sup>   | $I_{S} = 0.5 \text{ A}, V_{GS} = 0 \text{ V}$        |     | 1.5   |      | V    |  |

**EFFICIENT POWER** CONVERSION RoHS 🕅

Halogen-Free

Revised November 26, 2024



Die size: 4 45 x 2 3 mm

EPC2071 eGaN<sup>®</sup> FETs are supplied only in passivated die form with solder bars.

#### Applications

- 48 V DC-DC converters
- BLDC motor drives
- Sync rectification for AC/DC and DC-DC
- · Point of load converters
- Solar converters
- Lidar
- eMobility

#### **Benefits**

- Ultra high efficiency
- No reverse recovery
- Ultra low Q<sub>G</sub>, Q<sub>GD</sub>, Q<sub>OSS</sub>
- Ultra low R<sub>DS(on)</sub>
- Ultra small footprint

Scan QR code or click link below for more information including reliability reports, device models, demo boards!



https://l.ead.me/EPC2071

# Defined by design. Not subject to production test.

#### EPC – POWER CONVERSION TECHNOLOGY LEADER EPC-CO.COM ©2024 For more information: info@epc-co.com

|                      | Dynamic Characteristics <sup>#</sup> (T <sub>J</sub> = 25°C unless otherwise stated) |                                                                   |     |      |      |      |  |
|----------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|------|------|------|--|
|                      | PARAMETER                                                                            | TEST CONDITIONS                                                   | MIN | ТҮР  | MAX  | UNIT |  |
| C <sub>ISS</sub>     | Input Capacitance                                                                    |                                                                   |     | 2664 | 3931 |      |  |
| C <sub>RSS</sub>     | Reverse Transfer Capacitance                                                         | $V_{DS} = 50 \text{ V}, V_{GS} = 0 \text{ V}$                     |     | 5.4  |      |      |  |
| Coss                 | Output Capacitance                                                                   |                                                                   |     | 878  | 976  | pF   |  |
| C <sub>OSS(ER)</sub> | Effective Output Capacitance, Energy Related (Note 1)                                |                                                                   |     | 1058 |      |      |  |
| C <sub>OSS(TR)</sub> | Effective Output Capacitance, Time Related (Note 2)                                  | $V_{DS} = 0$ to 50 V, $V_{GS} = 0$ V                              |     | 1422 |      |      |  |
| R <sub>G</sub>       | Gate Resistance                                                                      |                                                                   |     | 0.3  |      | Ω    |  |
| Q <sub>G</sub>       | Total Gate Charge                                                                    | $V_{DS} = 50 \text{ V}, V_{GS} = 5 \text{ V}, I_D = 30 \text{ A}$ |     | 18   | 26   |      |  |
| Q <sub>GS</sub>      | Gate-to-Source Charge                                                                |                                                                   |     | 6.0  |      |      |  |
| Q <sub>GD</sub>      | Gate-to-Drain Charge                                                                 | $V_{DS} = 50 \text{ V}, I_D = 30 \text{ A}$                       |     | 1.8  |      |      |  |
| Q <sub>G(TH)</sub>   | Gate Charge at Threshold                                                             |                                                                   |     | 4.5  |      | nC   |  |
| Q <sub>OSS</sub>     | Output Charge                                                                        | $V_{DS} = 50 \text{ V}, V_{GS} = 0 \text{ V}$                     |     | 71   | 82   |      |  |
| Q <sub>RR</sub>      | Source-Drain Recovery Charge (Note 3)                                                |                                                                   |     | 0    |      |      |  |

# Defined by design. Not subject to production test.

All measurements were done with substrate connected to source.

Note 1:  $C_{OSS(ER)}$  is a fixed capacitance that gives the same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 50% B $V_{DSS}$ .

Note 2: C<sub>OSS(TR)</sub> is a fixed capacitance that gives the same charging time as C<sub>OSS</sub> while V<sub>DS</sub> is rising from 0 to 50% BV<sub>DSS</sub>.

Note 3: GaN FET do not have an anti-parallel body diode, and hence do not exhibit reverse recovery. However they can operate in the

third quadrant, and their reverse conduction characteristic is shown in Figure 8.







#### Figure 2: Typical Transfer Characteristics\*



### Figure 4: Typical $R_{DS(on)}\,vs.\,V_{GS}$ for Various Temperatures









EPC2071

Figure 12: Typical Transient Thermal Response Curves



t<sub>1</sub>, Rectangular Pulse Duration, seconds



Figure 13: Duty Cycle Factor (DC<sub>Factor</sub>) Illustration for Repetitive Overvoltage Specification



1% is the ratio between  $T_{O}$  (overvoltage duration) and  $T_{S}$  (one switching period).

### LAYOUT CONSIDERATIONS

GaN transistors generally behave like power MOSFETs, but at much higher switching speeds and power densities, therefore layout considerations are very important, and care must be taken to minimize layout parasitic inductances. The recommended design utilizes the first inner layer as a power loop return path. This return path is located directly beneath the top layer's power loop allowing for the smallest physical loop size. This method is also commonly referred to as flux cancellation. Variations of this concept can be implemented by placing the bus capacitors either next to the high side device, or next to the low side device, or between the low and high side devices, but in all cases the loop is closed using the first inner layer right beneath the devices.

A similar concept is also used for the gate loop, with the return gate loop located directly under the turn ON and OFF gate resistors.

Furthermore, to minimize the common source inductance between power and gate loops, the power and gate loops are laid out perpendicular to each other, and a via next to the source pad closest to the gate pad is used as Kelvin connection for the gate driver return path.

The EPC90146 Quick Start Guide – 100 V, 40 A Half-Bridge Development Board Using EPC2071 implements our recommended vertical inner layout.



Output: Set of the source o

*Figure 13: Inner vertical layout for power and gate loops from EPC90146* 

Detailed recommendations on layout can be found on EPC's website: Optimizing PCB Layout with eGaN FETs.pdf

#### **TYPICAL SWITCHING BEHAVIOR**

The following typical switching waveforms are captured in these conditions:

- EPC90146 100 V, 40 A Half-bridge Development Board using EPC2071
- Gate driver: uP1966E with 0.4  $\Omega/0.7~\Omega$  pull-down/pull-up resistance
- External  $R_G(ON) = 0 \Omega$ ,  $R_G(OFF) = 0 \Omega$
- $V_{IN} = 64 \text{ V}, I_L = 32 \text{ A}$



# **TYPICAL THERMAL CONCEPT**

The EPC2071 can take advantage of dual sided cooling to maximize its heat dissipation capabilities in high power density designs. Note that the top of EPC FETs are connected to source potential, so for half-bridge topologies the Thermal Interface Material (TIM) needs to provide electrical isolation to the heatsink.

Recommended best practice thermal solutions are covered in detail in How2AppNote012 - How to Get More Power Out of an eGaN Converter.pdf.



Figure 15: Exploded view of heatsink assembly using screws



Figure 16: A cross-section image of dual sided thermal solution

#### Note: Connecting the heatsink to ground is recommended and can significantly improve radiated EMI

The thermal design can be optimized by using the GaN FET Thermal Calculator on EPC's website.

# EPC2071

#### TAPE AND REEL CONFIGURATION

8 mm pitch, 12 mm wide tape on 7" reel

Die orientation dot

Gate Pad bar is under this corner ZZZZ



| <b>D</b> /     |                          | Laser Markings                  |                                 |  |  |
|----------------|--------------------------|---------------------------------|---------------------------------|--|--|
| Part<br>Number | Part #<br>Marking Line 1 | Lot_Date Code<br>Marking Line 2 | Lot_Date Code<br>Marking Line 3 |  |  |
| EPC2071        | 2071                     | үүүү                            | 2222                            |  |  |



The corner has a radius of R60 µm.

Intended for use with SAC305 Type 4 solder, reference 88.5% metals content.

e,

g 、

MAX

4480

2330

#### **ADDITIONAL RESOURCES AVAILABLE**

Solder mask defined pads are recommended for best reliability.



Figure 17: Solder mask defined versus non-solder mask defined pad



Figure 18: Effect of solder mask design on the solder ball symmetry

- Assembly resources https://epc-co.com/epc/Portals/0/epc/documents/product-training/Appnote\_GaNassembly.pdf
- Library of Altium footprints for production FETs and ICs https://epc-co.com/epc/documents/altium-files/EPC%20Altium%20Library.zip
  (for preliminary device Altium footprints, contact EPC)

Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any products herein to improve reliability, function or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others. eGaN<sup>®</sup> is a registered trademark of Efficient Power Conversion Corporation. EPC Patent Listing: https://epc-co.com/epc/about-epc/patents Information subject to change without notice.