# Improving Performance While **Reducing Size and Cost with** Monolithic GaN Integration

Gallium Nitride (GaN) heterojunction field effect power transistors in the 15 V to 350 V range have shown to give significant advantages over silicon in efficiency, size, speed, and cost in applications such as power conversion, motor drive, and pulsed light for lidar. These advantages are due to the critical electric field being an order of magnitude higher than in silicon, specifically a 3x advantage in band gap, and 1.3x advantage in electron mobility.

By Stephen L. Colino, V.P., Strategic Technical Sales, Efficient Power Conversion (EPC)

The resulting devices switch faster, are physically smaller, have lower R<sub>DS(on)</sub> and can carry a higher inherent current [1]. The majority of today's GaN transistors have a lateral structure that allows cost effective integration of many transistors, onto a single substrate, as shown in figure 1 [2].



Figure 1: Cross section showing building blocks of a GaN integrated circuit.

## **Discrete Gate Driver**

Each power transistor works intimately with a gate driver as a fundamental building block of power electronic switching converters. For turn-on, the gate driver takes

С

charge from a decoupling capacitor and delivers it to the power transistor's gate capacitance with current returning to the decoupling capacitor from the power transistor's source. For turn-off, the gate driver connects the gate to the source to remove the charge from the gate. The high-transition speed is key to high frequency operation and the gate driver must overcome the resistances and inductances of the turn-on and turn-off loops for an efficient solution that works at high frequency. That translates to a strong (low resistance) driver and a low loop inductance.

Figure 2 shows the turn-on (a) and turn-off (b) gate drive loops, along with their stray inductances for a discrete solution to the power block. Stray inductances come from traces and interconnections, such as wire bonds, solder bumps, and PCB traces. GaN devices are lateral, with all ing with solder bumps. These have on, (d) integrated GaN turn-off.

much lower inductance than the wire bonds or clips necessary for silicon MOSFETs, which have a vertical structure. A discrete implementation of a GaN transistor with gate driver has inductances in the equivalent series inductance (ESL) of the capacitor, solder bumps or wire bonds of the gate driver  $V_{\text{DD}},\,V_{\text{SS}},$  and power transistor solder bumps in the gate and source, and PCB traces. These inductances impede the charging and discharging of the power transistor gate capacitance thus slowing switching and increasing commutation losses.

Of particular concern is Common Source Inductance (L<sub>CS</sub>). This is the inductance common to the gate drive and power loops. It consists of power transistor source solder bumps and any source PCB traces before the point of separation. It is good design practice to separate these loops as close to the source of the FET as possible. The impact of common source inductance is the power loop di/dt induces a voltage across  $L_{\text{CS}}$  that subtracts from the  $V_{\text{GS}}$  applied to the power transistor during turn-on (and adds to the  $V_{GS}$  during turn off), slowing current commutation and increasing switching losses [3][4].



electrical connections on the same Figure 2: Power block gate drive loops of (a) discrete surface, allowing wafer level packag- turn-on, (b) discrete turn-off, (c) integrated GaN turn-



Consider an application like a laser driver for lidar, where turning on 100 A in 1 ns is required. Basic electronics tells us that V = L di/ dt. 50 pH of L<sub>CS</sub> induces a 5 V leaving 0 V across the gate drive impedance to turn on the power transistor making it impossible to achieve the required di/dt. While this example is extreme, but real, common source inductance impact on current commutation time is very significant in power conversion and motor drive applications. Current commutation time is estimated by equation 1 where gate charge necessary for current commutation is estimated by ( $Q_{GS} - Q_{G(TH)}$ ),  $R_G$  is the lumped gate drive impedance,  $V_{GS}$  is the power transistor gate drive voltage necessary to support the commutated current, and  $V_{DD}$  is the gate driver voltage.

$$t = \frac{Z_G(Q_{GS} - Q_G(TH)) + L_{CS}I_D}{V_{DD} - V_{GS}}$$
 (1) Current commutation time  

$$E = \frac{t * I_D * V}{2}$$
 (2) Energy loss due to current  
commutation time

As an example, consider EPC2088 [5] hard turn-on, commutating 50 V, 25 A at 1 MHz.  $Q_{GS}$  = 4.4 nC,  $Q_{G(TH)}$  = 3.2 nC,  $Z_G$  =  $R_G$  (0.4  $\Omega$ ) plus gate driver resistance of 0.7  $\Omega$  (ignoring gate drive loop inductance),  $V_{DD}$  = 5 V,  $V_{GS}$  @ 25 A = 2.3 V with  $L_{CS}$  = 100 pH. The  $Z_G$  term of equation 1 results in t = 600 ps commutation time. The  $L_{CS}$  term results in 1.14 ns current commutation time. In this example 65% of current commutation time is due to common source inductance. Using equations 2 and 3, 710 µJ of energy is lost in each cycle switching 25 A and 50 V, and 710 mW of power dissipated at 1 MHz due to common source inductance alone. It is clear that minimizing common source inductance is mandatory to enable the size reductions and system benefits of high frequency.

The impact on switching losses from the rest of the gate drive loop inductances are much more straightforward as they are RLC loops where the resistance and inductance impede the charging of the gate capacitance, and if inductance is too high, resistance must be added to control gate overshoot and ringing, further increasing commutation loss. Equation 4 shows the resistance needed for critical damping of the gate loop where  $R_{G(on)}$  is the total turn on gate loop resistance,  $L_{G(on)}$  is the turn-on gate loop inductance,  $L_{CS}$  is the common source inductance, and  $C_{GS(on)}$  is the FET gate-to-source capacitance at the voltages of commutation [4]. As time, energy, and power scale linearly with common source inductance, power conversion at high frequency requires significant attention to packaging and layout.



### Integrated GaN Gate Driver

Consider an integrated circuit where the power transistor is integrated with the gate driver. This integration removes all external common source inductance from both the turn-on, figure 2 (c), and turn-off, figure 2 (d), gate drive paths, leaving it up to the IC designer to minimize the internal common source inductance. Careful placement of the VDD and VSS terminals helps the system designer minimize the trace inductance, leaving the capacitor equivalent series inductance (ESL) and the V<sub>DD</sub> and V<sub>SS</sub> solder bumps as the only significant sources of turn-on gate drive loop inductance. For the turn-off gate drive loop, all inductances would be contained within the IC, bringing it to an absolute minimum.

In addition to reducing gate loop and common source inductances, integrating the gate driver with the power transistor provides the opportunity to match the gate driver to the power transistor for optimal drive strength. Examples of this are EPC21601 (single ended 40 V), EPC21603 (LVDS 40 V), and EPC21701 (single ended 100 V).



Figure 3: Functional block diagram of EPC23102

These GaN ICs are designed for indirect time of flight where it is necessary to switch 15 A at greater than 100 MHz.

## **Enhanced Functions in GaN Integration**

Examples of enhanced functions in GaN integration are EPC's ePower<sup>™</sup> Stage ICs, such as EPC23102 [6]. These IC's are configured as half bridges with integrated full featured gate drivers that include level shifter, power on reset, crossover protection, and delay matching. A functional block diagram for the ePower Stage IC is shown in figure 3. These ICs are designed for a wide range of applications from motor drives with frequencies in the 10s to 100s of kHz, to high frequency DC-to-DC converters up to 3 MHz. With this range of frequency, switching speed must be able to be controlled without impacting the core gate drive performance.

One of the key advantages of GaN integration is that N-channel FETs are used in the output stage of the gate driver. Using an N-channel FET to drive turn-on of the power FET allows resistor control of the turn-on to control switching slew rate and thus over-shoot and ringing. This is an important factor in controlling EMI and



Figure 4: (a) Functional block diagram of GaN integrated power stage, (b) Switch node turn on of EPC9177 with 48 V in, 10 A out with  $R_{ON}$  = 2.2  $\Omega$ 

can be implemented without impacting other characteristics of the gate driver. A functional block diagram of an integrated power FET with gate driver is shown in figure 4 (a).

EPC9177 [7] is an open loop, half bridge development board that uses EPC23102. With 2.2  $\Omega$  for R<sub>On</sub>, at 48 V, 10 A, the turn-on switch node waveform is very well controlled as shown in figure 4(b). Reduction of switch node ringing is critical for controlling EMI.

### Conclusions

GaN integration provides numerous system benefits for many high frequency applications. Integration reduces gate drive inductance and common source inductance, delivering fast current commutation speed. It allows tuning of commutation to reduce overshoot and ringing in the switch node, which is critical for EMI control. It reduces system size and cost by reducing component size and enabling increased frequency. GaN Integration reduces component count, reducing system cost and size while decreasing supply chain costs. GaN integration is just beginning, and the benefits are assured to increase over time.

#### References

- Lidow, Alex, de Rooij, Michael, Strydon, Johan, Reusch, David and Glaser, John, GaN Transistors for Efficient Power Conversion, Third Edition, John Wiley & Sons Ltd, 2020, pp 2-5.
- [2] Lidow, Alex, GaN Power Devices and Applications, chapter 1, Efficient Power Conversion Corporation, 2022, p 16.
- [3] Lidow, Alex and Strydom, Johan, eGaN® FET Drivers and Layout Considerations, https://epc-co.com/epc/Portals/0/epc/ documents/papers/eGaN%20FET%20Drivers%20and%20Layout%20Considerations.pdf, 2016.
- [4] Lidow, Alex, de Rooij, Michael, Strydon, Johan, Reusch, David and Glaser, John, GaN Transistors for Efficient Power Conversion, Third Edition, John Wiley & Sons Ltd, 2020, pp 41 - 54.
- [5] EPC2088 datasheet https://epc-co.com/epc/Portals/0/epc/ documents/datasheets/EPC2088\_datasheet.pdf, 2022.
- [6] EPC23102 datasheet https://epc-co.com/epc/Portals/0/epc/ documents/datasheets/EPC23102\_datasheet.pdf, 2023.
- [7] EPC9177 development board quick start guide https://epc-co. com/epc/Portals/0/epc/documents/guides/EPC9177\_qsg.pdf, 2023.

www.epc-co.com





norwe.de | norwe.eu | norwe.com



## **GaN...Driving Vehicle Electrification Forward**

More Efficient • Smaller/Lighter • Lower Cost

Automotive qualified GaN FETs are ideal for applications with demanding requirements for high power density including 48 V–12 V bidirectional converters for mild hybrid cars, 24 V–48 V DC-DC in cars and trucks, and for infotainment, lighting, and ADAS applications.

Lower gate charges (Q<sub>GD</sub>), and zero reverse recovery losses allow high-frequency operation of 1 MHz and beyond. Combined with high efficiency in a super tiny footprint, these factors enable state-of-the-art power density.



Note: Scan QR code to learn more. I.ead.me/48VAuto



epc-co.com